

## PCI-EXPRESS GEN 3 DUAL OUTPUT CLOCK GENERATOR

#### **Features**

- PCI-Express Gen 1, Gen 2, and Gen 3 common clock compliant
- Gen 3 SRNS Compliant
- Low power HCSL differential output buffers
- Supports Serial-ATA (SATA) at 100 MHz
- No termination resistors required
- 25 MHz Crystal Input or Clock input
- Triangular spread spectrum profile for maximum EMI reduction (Si52112-B6)
- Extended Temperature:–40 to 85 °C
- 3.3 V Power supply
- Small packages:
  - 8-pin TDFN (1.4 x 1.6 mm)
  - 10-pin TDFN (3 x 3 mm)
- Si52112-B5 does not support spread spectrum outputs
- Si52112-B6 supports 0.5% down spread outputs



Patents pending

### **Applications**

- Network attached storage
- Multi-function printer
- PCle Add-on Cards
- Network Interface Cards
- Docking Stations

- Wireless access point
- Routers
- Digital Still Cameras
- Digital Video Cameras

## **Description**

Si52112-B5/B6 is a high-performance, PCle clock generator that can source two PCle clocks from a 25 MHz crystal or clock input. The clock outputs are compliant to PCle Gen 1, Gen 2, Gen 3 common clock, and Gen 3 SRNS specifications. The ultra-small footprint (1.4 x 1.6 mm) and industry leading low power consumption make Si52112-B5/B6 the ideal clock solution for applications with tight board space constraints. Measuring PCle clock jitter is quick and easy with the Skyworks Solutions PCle Clock Jitter Tool. Download it for free at https://www.skyworksinc.com/en/Application-Pages/pcie-clock-jitter-tool.

### **Functional Block Diagram**



## TABLE OF CONTENTS

| Section                          | Page |
|----------------------------------|------|
| 1. Electrical Specifications     | 3    |
| 2. Crystal Recommendations       |      |
| 2.1. Crystal Loading             |      |
| 2.2. Calculating Load Capacitors |      |
| 3. Test and Measurement Setup    |      |
| 4. Pin Descriptions              |      |
| 4.1. 8-Pin TDFN                  |      |
| 4.2. 10-Pin TDFN                 |      |
| 4.3. 8-Pin TSSOP                 |      |
| 5. Ordering Guide                |      |
| 6. Package Outlines              |      |
| 6.1. 8-Pin TDFN Package          |      |
| 6.2. 10-Pin TDFN Package         |      |
| 6.3. TSSOP Package               |      |
| 7. Recommended Design Guideline  |      |
| Revision History                 |      |
| Contact Information              |      |

## 1. Electrical Specifications

**Table 1. DC Electrical Specifications** 

| Parameter                | Symbol           | Test Condition         | Min  | Тур  | Max  | Unit |
|--------------------------|------------------|------------------------|------|------|------|------|
| Operating Voltage        | $V_{DD}$         | 3.3 V ± 5%             | 3.13 | 3.30 | 3.46 | V    |
| Operating Supply Current | I <sub>DD</sub>  | Full Active            | _    | _    | 17   | mA   |
| Input Pin Capacitance    | C <sub>IN</sub>  | Input Pin Capacitance  | _    | 3    | 5    | pF   |
| Output Pin Capacitance   | C <sub>OUT</sub> | Output Pin Capacitance | _    | _    | 5    | pF   |

**Table 2. AC Electrical Specifications** 

| Parameter                                | Symbol                         | Test Condition                                               | Min | Тур  | Max                  | Unit |
|------------------------------------------|--------------------------------|--------------------------------------------------------------|-----|------|----------------------|------|
| Crystal                                  |                                |                                                              |     | ı    |                      | .1   |
| Long-term Accuracy                       | L <sub>ACC</sub>               | Measured at V <sub>DD</sub> /2 differential                  | _   | _    | 250                  | ppm  |
| Clock Input                              | •                              |                                                              |     | •    |                      |      |
| CLKIN Duty Cycle                         | T <sub>DC</sub>                | Measured at V <sub>DD</sub> /2                               | 45  | _    | 55                   | %    |
| CLKIN Rise and Fall Times                | T <sub>R</sub> /T <sub>F</sub> | Measured between 0.2 V <sub>DD</sub> and 0.8 V <sub>DD</sub> | 0.5 | _    | 4.0                  | V/ns |
| CLKIN Cycle-to-Cycle Jitter              | T <sub>CCJ</sub>               | Measured at V <sub>DD</sub> /2                               | _   | _    | 250                  | ps   |
| CLKIN Long Term Jitter                   | T <sub>LTJ</sub>               | Measured at V <sub>DD</sub> /2                               | _   | _    | 350                  | ps   |
| Input High Voltage                       | V <sub>IH</sub>                | XIN/CLKIN pin                                                | 2   |      | V <sub>DD</sub> +0.3 | V    |
| Input Low Voltage                        | V <sub>IL</sub>                | XIN/CLKIN pin                                                | _   | _    | 0.8                  | V    |
| Input High Current                       | I <sub>IH</sub>                | XIN/CLKIN pin, VIN = V <sub>DD</sub>                         | _   | _    | 35                   | μA   |
| Input Low Current                        | I <sub>IL</sub>                | XIN/CLKIN pin, 0 < VIN < 0.8                                 | -35 | _    | _                    | μA   |
| HCSL Clocks                              | •                              |                                                              |     |      |                      |      |
| Duty Cycle                               | T <sub>DC</sub>                | Measured at 0 V differential                                 | 45  | _    | 55                   | %    |
| Output-to-Output Skew                    | T <sub>SKEW</sub>              | Measured at 0 V differential                                 |     | _    | 60                   | ps   |
| Output Frequency                         | F <sub>OUT</sub>               |                                                              | _   | 100  |                      | MHz  |
| Frequency Accuracy                       | F <sub>ACC</sub>               | All output clocks                                            | _   | _    | 100                  | ppm  |
| Slew Rate                                | T <sub>R</sub> /T <sub>F</sub> | Measured differentially from ±150 mV                         | 0.6 | _    | 4.0                  | V/ns |
| Cycle-to-Cycle Jitter                    | T <sub>CCJ</sub>               | Measured at 0 V differential                                 | _   | 28   | 70                   | ps   |
| PCIe Gen 1 Pk-Pk Jitter,<br>Common Clock | Pk-Pk <sub>GEN1</sub>          | PCle Gen 1                                                   | _   | 24   | 86                   | ps   |
| PCle Gen 2 Phase Jitter,                 | RMS <sub>GEN2</sub>            | 10 kHz < F < 1.5 MHz                                         | _   | 1.35 | 3.0                  | ps   |
| Common Clock                             |                                | 1.5 MHz < F < Nyquist                                        |     | 1.4  | 3.1                  | ps   |

#### **Notes**

- 1. Visit www.pcisig.com for complete PCIe specifications.
- 2. Download the Skyworks Solutions PCIe Clock Jitter Tool at https://www.skyworksinc.com/en/Application-Pages/pcie-clock-jitter-tool.

**Table 2. AC Electrical Specifications (Continued)** 

| Parameter                                                         | Symbol              | Test Condition                            | Min  | Тур  | Max  | Unit |
|-------------------------------------------------------------------|---------------------|-------------------------------------------|------|------|------|------|
| PCIe Gen 3 Phase Jitter,<br>Common Clock                          | RMS <sub>GEN3</sub> | PLL BW of 2–4 or 2–5 MHz,<br>CDR = 10 MHz | _    | 0.4  | 0.7  | ps   |
| PCIe Gen 3 Phase Jitter,<br>Separate Reference No Spread,<br>SRNS | RMS-<br>GEN3_SRNS   | PLL BW of 2–4 or 2–5 MHz,<br>CDR = 10 MHz | _    | 0.28 | 0.71 | ps   |
| Crossing Point Voltage                                            | V <sub>OX</sub>     |                                           | 300  | _    | 550  | mV   |
| Voltage High                                                      | V <sub>HIGH</sub>   |                                           | _    | _    | 1.15 | V    |
| Voltage Low                                                       | $V_{LOW}$           |                                           | -0.3 | _    | _    | V    |
| Spread Range                                                      | S <sub>RNG</sub>    | Down Spread, -B6 only                     | _    | -0.5 | _    | %    |
| Modulation Frequency                                              | F <sub>MOD</sub>    | -B6 only                                  | 30   | 31.5 | 33   | kHz  |
| Enable/Disable and Set-up                                         |                     |                                           |      |      |      |      |
| Clock Stabilization from Power-<br>up                             | T <sub>STABLE</sub> |                                           | _    | _    | 3    | ms   |
| Stopclock Set-up Time                                             | T <sub>SS</sub>     |                                           | 10.0 | _    |      | ns   |

#### Notes:

- 1. Visit www.pcisig.com for complete PCIe specifications.
- 2. Download the Skyworks Solutions PCIe Clock Jitter Tool at https://www.skyworksinc.com/en/Application-Pages/pcie-clock-jitter-tool.

**Table 3. Thermal Conditions** 

| Parameter                                  | Symbol          | Test Condition                | Min | Тур | Max   | Unit |
|--------------------------------------------|-----------------|-------------------------------|-----|-----|-------|------|
| Temperature, Storage                       | T <sub>S</sub>  | Non-functional                | -65 | _   | 150   | °C   |
| Temperature, Operating Ambient             | T <sub>A</sub>  | Functional                    | -40 | _   | 85    | °C   |
| Temperature, Junction                      | TJ              | Functional                    | _   | _   | 125   | °C   |
| Dissipation, Junction to Case (8-TDFN)     | Ø <sub>JC</sub> | JEDEC (JESD 51)<br>(2-Layers) | _   | _   | 98.8  | °C   |
| Dissipation, Junction to Case (10-TDFN)    | Ø <sub>JC</sub> | JEDEC (JESD 51)<br>(4-Layers) | _   | _   | 38.3  | °C/W |
| Dissipation, Junction to Case (TSSOP)      | Ø <sub>JC</sub> | JEDEC (JESD 51)               | _   | _   | 37.0  | °C/W |
| Dissipation, Junction to Ambient (8-TDFN)  | Ø <sub>JA</sub> | JEDEC (JESD 51)<br>(2-Layers) | _   | _   | 170.8 | °C   |
| Dissipation, Junction to Ambient (10-TDFN) | Ø <sub>JA</sub> | JEDEC (JESD 51)<br>(4-Layers) | _   | _   | 90.4  | °C/W |
| Dissipation, Junction to Ambient (TSSOP)   | Ø <sub>JA</sub> | JEDEC (JESD 51)               | _   | _   | 124.0 | °C/W |

<sup>4</sup> Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • sales@skyworksinc.com • www.skyworksinc.com
Rev. 1.3 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • August 31, 2021

**Table 4. Absolute Maximum Conditions** 

| Parameter                         | Symbol               | Test Condition              | Min  | Тур | Max | Unit     |
|-----------------------------------|----------------------|-----------------------------|------|-----|-----|----------|
| Main Supply Voltage               | V <sub>DD_3.3V</sub> |                             | _    | _   | 4.6 | V        |
| Input Voltage                     | V <sub>IN</sub>      | Relative to V <sub>SS</sub> | -0.5 |     | 4.6 | $V_{DC}$ |
| ESD Protection (Human Body Model) | ESD <sub>HBM</sub>   | JEDEC (JESD 22 - A114)      | 2000 |     |     | V        |
| Flammability Rating               | UL-94                | UL (Class)                  |      | V-0 |     |          |

**Note:** While using multiple power supplies, the voltage on any input or I/O pin cannot exceed the power pin during powerup. Power supply sequencing is not required.

## 2. Crystal Recommendations

If using a crystal input, the device requires a parallel resonance crystal.

**Table 5. Crystal Recommendations** 

| Frequency<br>(Fund) | Cut | Loading  | Load Cap | ESR   | Drive   | Shunt<br>Cap (max) | Motional<br>(max) | Tolerance<br>(max) | Stability (max) | Aging (max) |
|---------------------|-----|----------|----------|-------|---------|--------------------|-------------------|--------------------|-----------------|-------------|
| 25 MHz              | AT  | Parallel | 12–15 pF | <50 Ω | >150 µW | 5 pF               | 0.016 pF          | 35 ppm             | 30 ppm          | 5 ppm       |

### 2.1. Crystal Loading

Crystal loading is critical in achieving low ppm performance. To realize low ppm performance, use the total capacitance the crystal sees to calculate the appropriate capacitive loading (C<sub>I</sub>).

Figure 1 shows a typical crystal configuration using two trim capacitors.



**Figure 1. Crystal Capacitive Clarification** 

### 2.2. Calculating Load Capacitors

In addition to the standard external trim capacitors, consider the trace capacitance and pin capacitance to calculate the crystal loading correctly. The total capacitance on both sides is twice the specified crystal load capacitance (C<sub>I</sub>). Trim capacitors are calculated to provide equal capacitive loading on both sides.



Figure 2. Crystal Loading Example

Use the following formulas to calculate the trim capacitor values for Ce1 and Ce2.

Load Capacitance (each side)

$$Ce = 2 \times CL - (Cs + Ci)$$

Total Capacitance (as seen by the crystal)

$$CLe = \frac{1}{\left(\frac{1}{Ce1 + Cs1 + Ci1} + \frac{1}{Ce2 + Cs2 + Ci2}\right)}$$

- CL: Crystal load capacitance
- CLe: Actual loading seen by crystal using standard value trim capacitors
- Ce: External trim capacitors
- Cs: Stray capacitance (terraced)
- Ci: Internal capacitance (lead frame, bond wires, etc.)

## 3. Test and Measurement Setup

Figures 3 through 5 show the test load configuration for the differential clock signals.



Figure 3. 0.7 V Differential Load Configuration



Figure 4. Differential Measurement for Differential Output Signals (for AC Parameters Measurement)



Figure 5. Single-ended Measurement for Differential Output Signals (for AC Parameters Measurement)

## 4. Pin Descriptions

### 4.1. 8-Pin TDFN



Figure 6. 8-Pin TDFN

**Table 6. 8-Pin TDFN Descriptions** 

| Pin# | Name      | Туре   | Description                                                                                                                                                                                                                     |
|------|-----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | VDD       | PWR    | 3.3 V Power supply.                                                                                                                                                                                                             |
| 2    | XOUT      | 0      | 25.00 MHz crystal output, Float XOUT if using only CLKIN (clock input).                                                                                                                                                         |
| 3    | XIN/CLKIN | 1      | 25.00 MHz crystal input or 3.3 V, 25 MHz clock Input.                                                                                                                                                                           |
| 4    | VSS       | GND    | Ground.                                                                                                                                                                                                                         |
| 5    | DIFF1     | O, DIF | HCSL DIFF_1, true                                                                                                                                                                                                               |
| 6    | DIFF1b    | O, DIF | HCSL DIFF_1, complementary                                                                                                                                                                                                      |
| 7    | DIFF2     | O, DIF | HCSL DIFF_2, true                                                                                                                                                                                                               |
| 8    | DIFF2b    | O, DIF | HCSL DIFF_2, complementary                                                                                                                                                                                                      |
|      | GND PAD   | GND    | Ground pad. This pad provides an electrical and thermal connection to ground and must be connected for proper operation. Add vias to an internal ground plane as close as possible to the part for optimal thermal dissipation. |

### 4.2. 10-Pin TDFN



Figure 7. 10-Pin TDFN

**Table 7. 10-Pin TDFN Descriptions** 

| Pin# | Name      | Туре   | Description                                                                                                                                                                                                                     |
|------|-----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | VDD       | PWR    | 3.3 V power supply.                                                                                                                                                                                                             |
| 2    | XOUT      | 0      | 25.00 MHz crystal output, Float XOUT if using only CLKIN (clock input).                                                                                                                                                         |
| 3    | XIN/CLKIN | I      | 25.00 MHz crystal input or 3.3 V, 25 MHz clock Input.                                                                                                                                                                           |
| 4    | VSS       | GND    | Ground.                                                                                                                                                                                                                         |
| 5    | VSS       | GND    | Ground.                                                                                                                                                                                                                         |
| 6    | DIFF1     | O, DIF | HCSL DIFF_1, true                                                                                                                                                                                                               |
| 7    | DIFF1b    | O, DIF | HCSL DIFF_1, complementary                                                                                                                                                                                                      |
| 8    | DIFF2     | O, DIF | HCSL DIFF_2, true                                                                                                                                                                                                               |
| 9    | DIFF2b    | O, DIF | HCSL DIFF_2, complementary                                                                                                                                                                                                      |
| 10   | VDD       | PWR    | 3.3 V power supply.                                                                                                                                                                                                             |
|      | GND PAD   | GND    | Ground pad. This pad provides an electrical and thermal connection to ground and must be connected for proper operation. Add vias to an internal ground plane as close as possible to the part for optimal thermal dissipation. |

### **4.3. 8-Pin TSSOP**



Figure 8. 8-Pin TSSOP

**Table 8. 8-Pin TSSOP Descriptions** 

| Pin# | Name      | Туре   | Description                                                             |
|------|-----------|--------|-------------------------------------------------------------------------|
| 1    | VDD       | PWR    | 3.3 V Power supply.                                                     |
| 2    | XOUT      | 0      | 25.00 MHz crystal output, Float XOUT if using only CLKIN (clock input). |
| 3    | XIN/CLKIN | I      | 25.00 MHz crystal input or 3.3 V, 25 MHz clock Input.                   |
| 4    | VSS       | GND    | Ground.                                                                 |
| 5    | DIFF1     | O, DIF | HCSL DIFF_1, true                                                       |
| 6    | DIFF1     | O, DIF | HCSL DIFF_1, complementary                                              |
| 7    | DIFF2     | O, DIF | HCSL DIFF_2, true                                                       |
| 8    | DIFF2     | O, DIF | HCSL DIFF_2, complementary                                              |

## 5. Ordering Guide

| Part Number     | Spread Option | Package Type                | Temperature            |
|-----------------|---------------|-----------------------------|------------------------|
| Si52112-B5-GM2  | No Spread     | 10-pin TDFN                 | Extended, –40 to 85 °C |
| Si52112-B5-GM2R | No Spread     | 10-pin TDFN—Tape and Reel   | Extended, –40 to 85 °C |
| Si52112-B5-GM3  | No Spread     | 8-pin TDFN                  | Extended, –40 to 85 °C |
| Si52112-B5-GM3R | No Spread     | 8-pin TDFN—Tape and Reel    | Extended, –40 to 85 °C |
| Si52112-B5-GT   | No Spread     | 8-pin TSSOP                 | Extended, –40 to 85 °C |
| Si52112-B5-GTR  | No Spread     | 8-pin TSSOP - Tape and Reel | Extended, –40 to 85 °C |
| Si52112-B6-GM3  | –0.5% Spread  | 8-pin TDFN                  | Extended, –40 to 85 °C |
| Si52112-B6-GM3R | –0.5% Spread  | 8-pin TDFN—Tape and Reel    | Extended, –40 to 85 °C |
| Si52112-B6-GM2  | –0.5% Spread  | 10-pin TDFN                 | Extended, –40 to 85 °C |
| Si52112-B6-GM2R | –0.5% Spread  | 10-pin TDFN—Tape and Reel   | Extended, –40 to 85 °C |
| Si52112-B6-GT   | –0.5% Spread  | 8-pin TSSOP                 | Extended, –40 to 85 °C |
| Si52112-B6-GTR  | –0.5% Spread  | 8-pin TSSOP - Tape and Reel | Extended, –40 to 85 °C |



Figure 9. Ordering Information

## 6. Package Outlines

## 6.1. 8-Pin TDFN Package

Figure 10 illustrates the package details for the 8-pin TDFN. Table 9 lists the values for the dimensions shown in the illustration.



Figure 10. 8-Pin TDFN Package Drawing

**Table 9. 8-Pin TDFN Package Diagram Dimensions** 

| Dimension | m     | m     | mi    | ils   |  |  |  |
|-----------|-------|-------|-------|-------|--|--|--|
| Symbol    | Min   | Max   | Min   | Max   |  |  |  |
| Α         | 0.70  | 0.80  | 27.56 | 31.50 |  |  |  |
| A1        | 0     | 0.05  | 0     | 1.97  |  |  |  |
| А3        | 0.175 | 0.225 | 6.89  | 8.86  |  |  |  |
| D         | 1.3   | 1.5   | 51.18 | 59.06 |  |  |  |
| E         | 1.5   | 1.7   | 59.06 | 66.93 |  |  |  |
| D2        | 0.20  | 0.30  | 7.87  | 11.81 |  |  |  |
| E2        | 1.0   | 1.1   | 39.37 | 43.31 |  |  |  |
| е         | 0.4 [ | BSC   | 15.75 | BSC   |  |  |  |
| NX b      | 0.15  | 0.25  | 5.91  | 9.84  |  |  |  |
| NC L      | 0.25  | 0.45  | 9.84  | 17.72 |  |  |  |
| 0°        | 0°    | 4°    | 0°    | 4°    |  |  |  |
| ND        | 0     |       |       |       |  |  |  |
| NE        | 4     |       |       |       |  |  |  |

### Notes:

- 1. Spade width, lead width and lead thickness exclusive of solder plate.
- 2. Package outline exclusive of mold flashes and burr dimensions.
- **3.** Coplanarity applies to the exposed pad as well as the terminals. Coplanarity shall not exceed 0.08 mm.
- 4. Warpage shall not exceed 0.10 mm.
- **5.** The Terminal #1 identifier and terminal numbering convention shall conform to JESD 95-1 SPP-012. Details of Terminal #1 identifier are optional, but must be located within the zone indicated. The Terminal #1 identifier may be either a mold or marked feature.
- 6. ND and NE refer to the number of terminals on each D and E side respectively.

### 6.2. 10-Pin TDFN Package

Figure 11 illustrates the package details for the 10-pin TDFN. Table 10 lists the values for the dimensions shown in the illustration.



Figure 11. 10-Pin TDFN Package Drawing

**Table 10. TDFN Package Diagram Dimensions** 

| Symbol | Min       | Nom  | Max  |  |
|--------|-----------|------|------|--|
| А      | 0.70      | 0.75 | 0.80 |  |
| A1     | 0.00      | 0.02 | 0.05 |  |
| A3     | 0.20 REF. |      |      |  |
| b      | 0.18      | 0.25 | 0.30 |  |
| D      | 3.00 BSC. |      |      |  |
| D2     | 1.90      | 2.00 | 2.10 |  |
| е      | 0.50 BSC  |      |      |  |
| Е      | 3.00 BSC  |      |      |  |
| E2     | 1.40      | 1.50 | 1.60 |  |
| L      | 0.25      | 0.30 | 0.35 |  |
| aaa    | 0.10      |      |      |  |
| bbb    | 0.10      |      |      |  |
| ccc    | 0.10      |      |      |  |
| ddd    | 0.10      |      |      |  |
| eee    | 0.08      |      |      |  |

#### Notes:

- All dimensions shown are in millimeters (mm) unless otherwise noted
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- **3.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.
- 4. This drawing conforms to the JEDEC Solid State Outline MO-229.

### 6.3. TSSOP Package

Figure 12 illustrates the package details for the 8-pin TSSOP. Table 11 lists the values for the dimensions shown in the illustration.



Figure 12. 8-Pin TSSOP Package Drawing

**Table 11. TSSOP Package Diagram Dimensions** 

| Symbol | Min      | Nom  | Max  |  |
|--------|----------|------|------|--|
| Α      | _        | _    | 1.20 |  |
| A1     | 0.05     | _    | 0.15 |  |
| A2     | 0.80     | 0.90 | 1.05 |  |
| b      | 0.19     | _    | 0.30 |  |
| С      | 0.09     | _    | 0.20 |  |
| D      | 2.90     | 3.00 | 3.10 |  |
| Е      | 6.40 BSC |      |      |  |
| E1     | 4.30     | 4.40 | 4.50 |  |
| е      | 0.65 BSC |      |      |  |
| L      | 0.45     | 0.60 | 0.75 |  |
| L2     | 0.25 BSC |      |      |  |
| θ      | 0°       | _    | 8°   |  |
| aaa    | 0.10     |      |      |  |
| bbb    | 0.10     |      |      |  |
| ccc    | 0.05     |      |      |  |
| ddd    | 0.20     |      |      |  |

### Notes:

- 1. All dimensions shown are in millimeters (mm) unless otherwise
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- This drawing conforms to the JEDEC Solid State Outline MO-153, Variation AA.
- **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.

## 7. Recommended Design Guideline



Figure 13. Recommended Power Supply Filtering

### **REVISION HISTORY**

#### Revision 1.3

March, 2020

- Added 8-pin TDFN in " Features" on page 1.
- Updated "Applications" on page 1.
- Updated Table 1, "Recommended Operating Conditions," on page 3.
  - Removed commercial supply voltage spec.
- Updated Table 1, "DC Electrical Specifications," on page 3.
  - Updated operating voltage spec test condition.
- Updated Table 2, "AC Electrical Specifications," on page 3.
  - Updated PCle Gen 3 Phase Jitter, Common Clock max from 1ps to 0.7 ps.
- Added "4.1. 8-Pin TDFN" on page 10.
- Updated "4.2. 10-Pin TDFN" on page 11.
  - Added GND PAD to Pin Descriptions.
- Updated "5. Ordering Guide" on page 13.
  - Added orderable part numbers for 8-Pin TDFN.
- Updated "6.1. 8-Pin TDFN Package" on page 14.

### Revision 1.2

November, 2014

- Updated Features on page 1.
- Updated Description on page 1.
- Updated Table 2, "AC Electrical Specifications," on page 3.

#### Revision 1.1

July, 2014

■ Added "4.3. 8-Pin TSSOP" pin description on page 12.

### Revision 1.0

April, 2013

Initial release.









www.skyworksinc.com/CBPro



**Quality** www.skyworksinc.com/quality



**Support & Resources** www.skyworksinc.com/support

### Copyright © 2021 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters.

Skyworks, the Skyworks symbol, Sky5®, SkyOne®, SkyBlue™, Skyworks Green™, Clockbuilder®, DSPLL®, ISOmodem®, ProSLIC®, and SiPHY® are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## Skyworks:

<u>SI52112-B5-GM2</u> <u>SI52112-B5-GM2R</u> <u>SI52112-B5-GT</u> <u>SI52112-B5-GTR</u> <u>SI52112-B6-GM2</u> <u>SI52112-B6-GM2R</u> <u>SI52112-B6-GM3</u> <u>SI52112-B6-GM3</u>